Six layers of microstrip detectors are foreseen in the present baseline design of the SuperB Silicon Vertex Tracker. Different strip pitches and lengths will be used in the various SVT layers; however, the capability of standing a high background rate and of operating with high hit detection efficiency will be a common feature of the innermost layers. These requirements set the need for a readout chip with analog channels with a short signal shaping time (25-200 ns in layers 0-3) to achieve an adequate time stamp resolution and a small pulse overlap. These channels are also required to provide a 4-bit hit amplitude resolution for dE / dx measurements. A new chip is being designed in a 130 nm CMOS process to comply with these specifications. This paper discusses the solutions that are adopted in this chip for the various blocks of the analog channels, and will present the simulation results for the current design along with the expected performance in terms of parameters such as signal-to-noise ratio, dynamic range, linearity, power dissipation.

The design of fast analog channels for the readout of strip detectors in the inner layers of the SuperB SVT

GAIONI, Luigi;MANGHISONI, Massimo;RE, Valerio;TRAVERSI, Gianluca
2013-01-01

Abstract

Six layers of microstrip detectors are foreseen in the present baseline design of the SuperB Silicon Vertex Tracker. Different strip pitches and lengths will be used in the various SVT layers; however, the capability of standing a high background rate and of operating with high hit detection efficiency will be a common feature of the innermost layers. These requirements set the need for a readout chip with analog channels with a short signal shaping time (25-200 ns in layers 0-3) to achieve an adequate time stamp resolution and a small pulse overlap. These channels are also required to provide a 4-bit hit amplitude resolution for dE / dx measurements. A new chip is being designed in a 130 nm CMOS process to comply with these specifications. This paper discusses the solutions that are adopted in this chip for the various blocks of the analog channels, and will present the simulation results for the current design along with the expected performance in terms of parameters such as signal-to-noise ratio, dynamic range, linearity, power dissipation.
journal article - articolo
2013
Gaioni, Luigi; Manghisoni, Massimo; Ratti, Lodovico; Re, Valerio; Traversi, Gianluca
File allegato/i alla scheda:
File Dimensione del file Formato  
Gaioni_SUPERB2013.pdf

Solo gestori di archivio

Descrizione: publisher's version - versione dell'editore
Dimensione del file 525.11 kB
Formato Adobe PDF
525.11 kB Adobe PDF   Visualizza/Apri
Pubblicazioni consigliate

Aisberg ©2008 Servizi bibliotecari, Università degli studi di Bergamo | Terms of use/Condizioni di utilizzo

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/10446/29175
Citazioni
  • Scopus 1
  • ???jsp.display-item.citation.isi??? 1
social impact