This paper presents the characterization of an input/output interface circuit designed for multi-purpose pattern recognition applications compatible with low-voltage fully differential signaling (LVDS) standard. The driver and receiver circuits described in this work has been designed and fabricated in a 28 nm CMOS technology. The prototype chip has been mounted on a printed circuit board with physical characteristics similar to the real application case and fully validated up to 1 Gb/s with input random patterns.

(2018). Characterization of an LVDS Link in 28 nm CMOS for Multi-Purpose Pattern Recognition . Retrieved from http://hdl.handle.net/10446/131820

Characterization of an LVDS Link in 28 nm CMOS for Multi-Purpose Pattern Recognition

Traversi, Gianluca;
2018-01-01

Abstract

This paper presents the characterization of an input/output interface circuit designed for multi-purpose pattern recognition applications compatible with low-voltage fully differential signaling (LVDS) standard. The driver and receiver circuits described in this work has been designed and fabricated in a 28 nm CMOS technology. The prototype chip has been mounted on a printed circuit board with physical characteristics similar to the real application case and fully validated up to 1 Gb/s with input random patterns.
2018
Traversi, Gianluca; De Canio, Francesco; Liberali, Valentino; Stabile, Alberto
File allegato/i alla scheda:
File Dimensione del file Formato  
08351576.pdf

Solo gestori di archivio

Versione: publisher's version - versione editoriale
Licenza: Licenza default Aisberg
Dimensione del file 3.82 MB
Formato Adobe PDF
3.82 MB Adobe PDF   Visualizza/Apri
Pubblicazioni consigliate

Aisberg ©2008 Servizi bibliotecari, Università degli studi di Bergamo | Terms of use/Condizioni di utilizzo

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/10446/131820
Citazioni
  • Scopus 7
  • ???jsp.display-item.citation.isi??? 1
social impact