Submicron CMOS technologies provide well-established solutions to the implementation of low noise front-end electronics for a wide range of detector applications. In recent years high performance mixed signal circuits were fabricated in 0.35 µm and 0.25 µm processes. Presently the IC designers’ effort is gradually shifting to 0.13 µm technologies, following the trend of commercial silicon foundries. Since commercial CMOS processes maintain a steady trend in device scaling, it is essential to monitor the impact of these technological advances on the noise parameters of the devices. To estimate the noise limits of a front-end system in the 0.13 µm node, this work presents the results of noise measurements carried out on NMOS and PMOS devices in two commercial processes from different foundries. The behavior of the 1/f and white noise terms is studied as a function of the device polarity and of the gate length and width to account for different detector requirements. The study is focused on low current density applications where devices are biased in weak or moderate inversion. Data obtained from the measurements provide a powerful tool to model noise parameters and establish front-end design criteria in a 0.13 µm CMOS process.
(2006). Noise performance of 0.13 µm CMOS technologies for detector front-end applications [journal article - articolo]. In IEEE TRANSACTIONS ON NUCLEAR SCIENCE. Retrieved from http://hdl.handle.net/10446/20140
Noise performance of 0.13 µm CMOS technologies for detector front-end applications
Manghisoni, Massimo;Re, Valerio;Traversi, Gianluca
2006-01-01
Abstract
Submicron CMOS technologies provide well-established solutions to the implementation of low noise front-end electronics for a wide range of detector applications. In recent years high performance mixed signal circuits were fabricated in 0.35 µm and 0.25 µm processes. Presently the IC designers’ effort is gradually shifting to 0.13 µm technologies, following the trend of commercial silicon foundries. Since commercial CMOS processes maintain a steady trend in device scaling, it is essential to monitor the impact of these technological advances on the noise parameters of the devices. To estimate the noise limits of a front-end system in the 0.13 µm node, this work presents the results of noise measurements carried out on NMOS and PMOS devices in two commercial processes from different foundries. The behavior of the 1/f and white noise terms is studied as a function of the device polarity and of the gate length and width to account for different detector requirements. The study is focused on low current density applications where devices are biased in weak or moderate inversion. Data obtained from the measurements provide a powerful tool to model noise parameters and establish front-end design criteria in a 0.13 µm CMOS process.File | Dimensione del file | Formato | |
---|---|---|---|
paper_08.pdf
Solo gestori di archivio
Versione:
publisher's version - versione editoriale
Licenza:
Licenza default Aisberg
Dimensione del file
391.1 kB
Formato
Adobe PDF
|
391.1 kB | Adobe PDF | Visualizza/Apri |
Pubblicazioni consigliate
Aisberg ©2008 Servizi bibliotecari, Università degli studi di Bergamo | Terms of use/Condizioni di utilizzo