The SDR0 (Sparsified Digital Readout) prototype is a proof-of-principle design which is aimed at studying the feasibility of pixel level sparsified digital readout in CMOS MAPS matching the requirements for the Vertex Detector at the International Linear Collider. The deep n-well (DNW) available in deep sub-micron CMOS processes is used to collect the charge released in the substrate, and signal processing is performed by a classical optimum amplifying stage for capacitive detectors. The chip has been designed and fabricated in a 130nm triple well CMOS process by STMicroelectronics. This first prototype includes a 16x16 DNW-MAPS matrix with sparsified readout architecture, an 8x8 matrix with digital output and selectable access to the analog output in each cell, and a 3x3 matrix with all the analog outputs available at the same time. The analog front-end has been characterized and the digital readout circuits have been successfully tested at frequencies up to 50MHz. The circuit design and the performance of SDR0 are discussed in this paper.

(2008). Performance of a DNW CMOS active pixel sensor designed for the ILC Vertex Detector [conference presentation - intervento a convegno]. Retrieved from http://hdl.handle.net/10446/22161

Performance of a DNW CMOS active pixel sensor designed for the ILC Vertex Detector

Traversi, Gianluca;Manghisoni, Massimo;Re, Valerio
2008-01-01

Abstract

The SDR0 (Sparsified Digital Readout) prototype is a proof-of-principle design which is aimed at studying the feasibility of pixel level sparsified digital readout in CMOS MAPS matching the requirements for the Vertex Detector at the International Linear Collider. The deep n-well (DNW) available in deep sub-micron CMOS processes is used to collect the charge released in the substrate, and signal processing is performed by a classical optimum amplifying stage for capacitive detectors. The chip has been designed and fabricated in a 130nm triple well CMOS process by STMicroelectronics. This first prototype includes a 16x16 DNW-MAPS matrix with sparsified readout architecture, an 8x8 matrix with digital output and selectable access to the analog output in each cell, and a 3x3 matrix with all the analog outputs available at the same time. The analog front-end has been characterized and the digital readout circuits have been successfully tested at frequencies up to 50MHz. The circuit design and the performance of SDR0 are discussed in this paper.
2008
Traversi, Gianluca; Bulgheroni, Antonio; Caccia, Massimo; Jastrzab, Marcin; Manghisoni, Massimo; Pozzati, Enrico; Ratti, Lodovico; Re, Valerio
File allegato/i alla scheda:
Non ci sono file allegati a questa scheda.
Pubblicazioni consigliate

Aisberg ©2008 Servizi bibliotecari, Università degli studi di Bergamo | Terms of use/Condizioni di utilizzo

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/10446/22161
Citazioni
  • Scopus 1
  • ???jsp.display-item.citation.isi??? 0
social impact