This work is concerned with the design of two different analog channels for hybrid and monolithic pixels readout in view of applications to the SuperB vertex detector. The circuits have been designed in a 130 nm, vertically integrated CMOS technology, which may provide advantages in terms of functional density and electrical isolation between the analog and the digital sections of the front-end. The paper discusses the main features of the two channels, with emphasis on some specific problems and their solution through purposely devised blocks and suitable design criteria. An evaluation of the technology will be also provided through characterization of the prototypes produced within the first 3D multiproject run with Tezzaron/Globalfoundries.
(2011). Vertical integration approach to the readout of pixel detectors for vertexing applications [conference presentation - intervento a convegno]. Retrieved from http://hdl.handle.net/10446/25643
Vertical integration approach to the readout of pixel detectors for vertexing applications
GAIONI, Luigi;MANGHISONI, Massimo;RE, Valerio;TRAVERSI, Gianluca;
2011-01-01
Abstract
This work is concerned with the design of two different analog channels for hybrid and monolithic pixels readout in view of applications to the SuperB vertex detector. The circuits have been designed in a 130 nm, vertically integrated CMOS technology, which may provide advantages in terms of functional density and electrical isolation between the analog and the digital sections of the front-end. The paper discusses the main features of the two channels, with emphasis on some specific problems and their solution through purposely devised blocks and suitable design criteria. An evaluation of the technology will be also provided through characterization of the prototypes produced within the first 3D multiproject run with Tezzaron/Globalfoundries.Pubblicazioni consigliate
Aisberg ©2008 Servizi bibliotecari, Università degli studi di Bergamo | Terms of use/Condizioni di utilizzo