As the die area of CMOS integrated circuits continues to increase, interconnects will become dominant in determining the performance of the circuits from the standpoint of speed and power consumption. Uniform repeater insertion is an effective method used to reduce the propagation delay of a signal in long resistive-capacitive lines. However, non-optimal repeaters’ insertion yields non-optimal circuit performance. In this work, we provide a mathematical treatment for optimal repeater insertion with power consumption constraints. In particular, a closed-form expression for the optimum number and size of repeaters is given for a two-stage buffer used as a repeater. The validation of the analytical solution is assessed by means of circuit simulations, by comparing the theoretical optimal number and size of the repeaters to be placed in the long resistive-capacitive line with the simulated values.

(2024). Analytical Analysis of Power-Constrained Repeaters’ Insertion in Large-Scale CMOS Chips [journal article - articolo]. In ELECTRONICS. Retrieved from https://hdl.handle.net/10446/289406

Analytical Analysis of Power-Constrained Repeaters’ Insertion in Large-Scale CMOS Chips

Gaioni, Luigi
2024-01-01

Abstract

As the die area of CMOS integrated circuits continues to increase, interconnects will become dominant in determining the performance of the circuits from the standpoint of speed and power consumption. Uniform repeater insertion is an effective method used to reduce the propagation delay of a signal in long resistive-capacitive lines. However, non-optimal repeaters’ insertion yields non-optimal circuit performance. In this work, we provide a mathematical treatment for optimal repeater insertion with power consumption constraints. In particular, a closed-form expression for the optimum number and size of repeaters is given for a two-stage buffer used as a repeater. The validation of the analytical solution is assessed by means of circuit simulations, by comparing the theoretical optimal number and size of the repeaters to be placed in the long resistive-capacitive line with the simulated values.
articolo
2024
Gaioni, Luigi
(2024). Analytical Analysis of Power-Constrained Repeaters’ Insertion in Large-Scale CMOS Chips [journal article - articolo]. In ELECTRONICS. Retrieved from https://hdl.handle.net/10446/289406
File allegato/i alla scheda:
File Dimensione del file Formato  
electronics-13-04368-v2.pdf

accesso aperto

Versione: publisher's version - versione editoriale
Licenza: Creative commons
Dimensione del file 1.32 MB
Formato Adobe PDF
1.32 MB Adobe PDF Visualizza/Apri
Pubblicazioni consigliate

Aisberg ©2008 Servizi bibliotecari, Università degli studi di Bergamo | Terms of use/Condizioni di utilizzo

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/10446/289406
Citazioni
  • Scopus 0
  • ???jsp.display-item.citation.isi??? ND
social impact