The RD53 collaboration has since 2013 developed new hybrid pixel detector chips with 50 x 50 mu m(2) pixels for the HL-LHC upgrades of the ATLAS and CMS experiments at CERN. A common architecture, design and verification framework has been developed to enable final pixel chips of different sizes to be designed, verified and tested to handle extreme hit rates of 3 GHz/cm(2) (up to 12 GHz per chip) together with an increased trigger rate of 1MHz and efficient readout of up to 5.12 Gbits/s per pixel chip. Tolerance to an extremely hostile radiation environment with 1 Grad over 10 years and induced SEU (Single Event Upset) rates of up to 100 upsets per second per chip have been major challenges to make reliable pixel chips. Three generations of pixel chips, and many specific mixed signal building blocks and radiation test chips, have been submitted and extensively tested to get to final production chips. The large, complex and high rate pixel chips have been developed with a strong emphasis on low power consumption together with a concurrent development and qualification of novel serial powering at chip, module and system level, to minimize detector material budget.
(2025). RD53 pixel readout integrated circuits for ATLAS and CMS HL-LHC upgrades [journal article - articolo]. In JOURNAL OF INSTRUMENTATION. Retrieved from https://hdl.handle.net/10446/304725
RD53 pixel readout integrated circuits for ATLAS and CMS HL-LHC upgrades
Gaioni, Luigi;Manghisoni, Massimo;Re, Valerio;Traversi, Gianluca;
2025-01-01
Abstract
The RD53 collaboration has since 2013 developed new hybrid pixel detector chips with 50 x 50 mu m(2) pixels for the HL-LHC upgrades of the ATLAS and CMS experiments at CERN. A common architecture, design and verification framework has been developed to enable final pixel chips of different sizes to be designed, verified and tested to handle extreme hit rates of 3 GHz/cm(2) (up to 12 GHz per chip) together with an increased trigger rate of 1MHz and efficient readout of up to 5.12 Gbits/s per pixel chip. Tolerance to an extremely hostile radiation environment with 1 Grad over 10 years and induced SEU (Single Event Upset) rates of up to 100 upsets per second per chip have been major challenges to make reliable pixel chips. Three generations of pixel chips, and many specific mixed signal building blocks and radiation test chips, have been submitted and extensively tested to get to final production chips. The large, complex and high rate pixel chips have been developed with a strong emphasis on low power consumption together with a concurrent development and qualification of novel serial powering at chip, module and system level, to minimize detector material budget.| File | Dimensione del file | Formato | |
|---|---|---|---|
|
Alimonti_2025_J._Inst._20_P03024_compressed.pdf
accesso aperto
Versione:
publisher's version - versione editoriale
Licenza:
Creative commons
Dimensione del file
3.69 MB
Formato
Adobe PDF
|
3.69 MB | Adobe PDF | Visualizza/Apri |
Pubblicazioni consigliate
Aisberg ©2008 Servizi bibliotecari, Università degli studi di Bergamo | Terms of use/Condizioni di utilizzo

