New developments in the field of instrumentation for high energy physics experiments are being carried out worldwide by several research groups in the 28 nm CMOS technology. In the design of pixel readout circuits, such a technology node promises to push more intelligence at the pixel level, while higher bandwidths can be achieved in I/O circuits thanks to improved transition frequencies of the MOS transistors. This work is focused on the design and characterization of a proof-of-concept, CMOS front-end circuit for hybrid pixel detectors. The circuit has been designed in a high-performance 28 nm process, optimized for high speed, and includes a charge sensitive amplifier with detector leakage compensation, together with a 2-bit flash ADC. The readout channel, which can handle subsequent events with zero dead time, has been integrated in a 4 × 8 pixel matrix in a 1 × 2 mm prototype chip. The paper provides the reader with a brief discussion on the design of the front-end circuit and gathers the main results from the characterization of the test chip.
(2025). A 28 nm CMOS front-end circuit with in-pixel flash ADC for high-rate hybrid detectors [journal article - articolo]. In NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH. SECTION A, ACCELERATORS, SPECTROMETERS, DETECTORS AND ASSOCIATED EQUIPMENT. Retrieved from https://hdl.handle.net/10446/304786
A 28 nm CMOS front-end circuit with in-pixel flash ADC for high-rate hybrid detectors
Gaioni, Luigi;Galliani, Andrea;Re, Valerio;Traversi, Gianluca
2025-06-02
Abstract
New developments in the field of instrumentation for high energy physics experiments are being carried out worldwide by several research groups in the 28 nm CMOS technology. In the design of pixel readout circuits, such a technology node promises to push more intelligence at the pixel level, while higher bandwidths can be achieved in I/O circuits thanks to improved transition frequencies of the MOS transistors. This work is focused on the design and characterization of a proof-of-concept, CMOS front-end circuit for hybrid pixel detectors. The circuit has been designed in a high-performance 28 nm process, optimized for high speed, and includes a charge sensitive amplifier with detector leakage compensation, together with a 2-bit flash ADC. The readout channel, which can handle subsequent events with zero dead time, has been integrated in a 4 × 8 pixel matrix in a 1 × 2 mm prototype chip. The paper provides the reader with a brief discussion on the design of the front-end circuit and gathers the main results from the characterization of the test chip.| File | Dimensione del file | Formato | |
|---|---|---|---|
|
1-s2.0-S0168900225004565-main.pdf
accesso aperto
Versione:
publisher's version - versione editoriale
Licenza:
Creative commons
Dimensione del file
660.49 kB
Formato
Adobe PDF
|
660.49 kB | Adobe PDF | Visualizza/Apri |
Pubblicazioni consigliate
Aisberg ©2008 Servizi bibliotecari, Università degli studi di Bergamo | Terms of use/Condizioni di utilizzo

