This work is concerned with the characterization of a large matrix of deep n-well (DNW) 130 nm CMOS monolithic active pixel sensors (MAPS) with an FPGA based system. The acquisition system has been configured to stimulate the sensor and process the output data of the devices under test. Characterization results provide evidence of a remarkably high yield in the vertical integration process interconnecting the two layers fabricated by Globalfoundries and subsequently processed by Tezzaron Semiconductor.
(2013). Characterization of a large scale DNW MAPS fabricated in a 3D integration process [conference presentation - intervento a convegno]. Retrieved from http://hdl.handle.net/10446/31158
Characterization of a large scale DNW MAPS fabricated in a 3D integration process
Manazza, Alessia;Gaioni, Luigi;Manghisoni, Massimo;Re, Valerio;Traversi, Gianluca;
2013-01-01
Abstract
This work is concerned with the characterization of a large matrix of deep n-well (DNW) 130 nm CMOS monolithic active pixel sensors (MAPS) with an FPGA based system. The acquisition system has been configured to stimulate the sensor and process the output data of the devices under test. Characterization results provide evidence of a remarkably high yield in the vertical integration process interconnecting the two layers fabricated by Globalfoundries and subsequently processed by Tezzaron Semiconductor.File | Dimensione del file | Formato | |
---|---|---|---|
06829773.pdf
Solo gestori di archivio
Descrizione: publisher's version - versione dell'editore
Dimensione del file
639.43 kB
Formato
Adobe PDF
|
639.43 kB | Adobe PDF | Visualizza/Apri |
Pubblicazioni consigliate
Aisberg ©2008 Servizi bibliotecari, Università degli studi di Bergamo | Terms of use/Condizioni di utilizzo