This work is meant to explore the limitations in the design of threshold discriminators employed as the final stage of the analog chain processing the signals from particle tracking pixellated detectors. The 65 nm CMOS technology, which is currently under scrutiny of the electronic designers in the high energy physics community, is the natural choice for this study. In the design of the discriminators, power dissipation, area, delay, delay dispersion and threshold dispersion (input offset), while calling for fairly different, sometimes opposite design choices, have to be concurrently optimized, in compliance with the specifications set by the application. For the purpose of investigating the boundaries set by the technology, a couple of different simple architectures have been studied and optimized under different parameter configurations. The paper will provide a set of rules for the constrained design of threshold discriminators in multichannel front-end chips for pixel detectors.
(2013). Discriminators in 65 nm CMOS process for high granularity, high time resolution pixel detectors [conference presentation - intervento a convegno]. Retrieved from http://hdl.handle.net/10446/31159
Discriminators in 65 nm CMOS process for high granularity, high time resolution pixel detectors
MANGHISONI, Massimo;RE, Valerio;TRAVERSI, Gianluca
2013-01-01
Abstract
This work is meant to explore the limitations in the design of threshold discriminators employed as the final stage of the analog chain processing the signals from particle tracking pixellated detectors. The 65 nm CMOS technology, which is currently under scrutiny of the electronic designers in the high energy physics community, is the natural choice for this study. In the design of the discriminators, power dissipation, area, delay, delay dispersion and threshold dispersion (input offset), while calling for fairly different, sometimes opposite design choices, have to be concurrently optimized, in compliance with the specifications set by the application. For the purpose of investigating the boundaries set by the technology, a couple of different simple architectures have been studied and optimized under different parameter configurations. The paper will provide a set of rules for the constrained design of threshold discriminators in multichannel front-end chips for pixel detectors.File | Dimensione del file | Formato | |
---|---|---|---|
06829777.pdf
Solo gestori di archivio
Descrizione: publisher's version - versione dell'editore
Dimensione del file
274.16 kB
Formato
Adobe PDF
|
274.16 kB | Adobe PDF | Visualizza/Apri |
Pubblicazioni consigliate
Aisberg ©2008 Servizi bibliotecari, Università degli studi di Bergamo | Terms of use/Condizioni di utilizzo